Job ID JR0145090 Job Category Engineering Primary Location Bangalore, KA IN Other Locations Job Type Experienced Hire SOC DFX Engineer Job Description The Xeon Server Solutions(XSS) Group is searching for an energetic, passionate and process oriented DFx engineers who has extensive experience in implementation and verification of DFx features for multiple SoCs.
We are looking for someone who has passion around improving the way we solve complex problems through team work as well as their own direct contributions.
Direct Responsibilities In this role you will be responsible for working with stakeholders to implement and verify DFT features in pre silicon as well as supporting silicon validation for leading edge SoC designs.
Includes responsibility for supporting manufacturing and testability of our products, design & verification using Scan ATPG tools for pattern generation and coverage, debug, scan synthesis, Test Mode STA and gate level simulation.
Also includes experience in MBIST, JTAG ( 1149.1, 1149.6 & 1149.7) , IJTAG ( 1687), BScan design implementation and verification.
Responsibilities include delivery of high-quality documentation for consumption by the post-silicon teams using the DFx features.
The ideal candidate will be able to demonstrate the following behaviors Ability to work effectively with both internal and external teams / customers.
Ability to mentor other engineers and technically guide them. Strong problem solving skills. Strong written and verbal communication skills.
Facilitator of direct and open communication, diversity of opinion, and debate. Qualifications BS degree in Electrical Engineering, Computer Engineering or other related field of study with a minimum of 7 years or MS degree with 5 years of directly related industry experience in SOC / IP DFx Design and Verification.
Candidates must have the following Proven expertise in Silicon product development. Experience in development of RTL design and validation of IP DFX and SoC DFx.
Experience in working closely with physical design team to ensure timing closure for DFx IP / SoC logic at full chip, RTL design of DFx IP and SoC logic.
The ability work as an individual and as part of a team to deliver a product starting from the creation of the spec, design and verification.
Need a good understanding of System Verilog, scripting languages like shell scripting, PERL and verification methodologies like UVM, sound understanding of test strategies, debug flows, ATPG tools and GLS.
Working experience with post-silicon teams to comprehend usage models, test time and tester capabilities. Strong Si debug skills, ATE requirements.
Strong Communications skills and the ability to effectively work with cross functional teams. Inside this Business Group The Silicon Engineering Group is a worldwide organization focused on the development and integration of SOCs, Cores, and critical IPs that power Intels leadership products.
This business group leverages an incomparable mix of experts with different backgrounds, cultures, perspectives, and experiences to unleash the most innovative, amazing, and exciting computing experiences.
Legal Disclaimer Intel prohibits discrimination based on race, color, religion, gender, national origin, age, disability, veteran status, marital status, pregnancy, gender expression or identity, sexual orientation or any other legally protected status.
It has come to our notice that some people have received fake job interview letters ostensibly issued by Intel, inviting them to attend interviews in Intels offices for various positions and further requiring them to deposit money to be eligible for the interviews.
We wish to bring to your notice that these letters are not issued by Intel or any of its authorized representatives. Hiring at Intel is based purely on merit and Intel does not ask or require candidates to deposit any money.
We would urge people interested in working for Intel, to apply directly at www.jobs.intel.com and not fall prey to unscrupulous elements.
IN Experienced Hire JR0145090 Bangalore